Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/electricite-electronique/design-and-architecture-for-signal-and-image-processing/descriptif_5156711
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=5156711

Design and Architectures for Signal and Image Processing, 2024 17th International Workshop, DASIP 2024, Munich, Germany, January 17–19, 2024, Proceedings Lecture Notes in Computer Science Series, Vol. 14622

Langue : Anglais

Coordonnateurs : Dias Tiago, Busia Paola

Couverture de l’ouvrage Design and Architectures for Signal and Image Processing

This book constitutes the refereed proceedings of the 17th International Workshop on Design and Architecture for Signal and Image Processing, DASIP 2024, held in Munich, Germany, during January 17?19, 2024.

The 9 full papers presented in this book were carefully reviewed and selected from 21 submissions. The workshop provided an inspiring international forum for the latest innovations and developments in the fields of leading signal, image, and  video processing and machine learning in custom embedded, edge, and cloud computing architectures and systems.

.- Specialized Hardware Architectures for Signal and Image Processing.

.- A Highly Configurable Platform for Advanced PPG Analysis.

.- sEMG-based Gesture Recognition with Spiking Neural Networks on Low-power FPGA.

.- Scalable FPGA Implementation of Dynamic Programming for Optimal Control of Hybrid Electrical Vehicles.

.- Optimization Approaches for Efficient Deployment of Signal and Image Processing Applications.

.- Wordlength Optimization for Custom Floating-point Systems.

.- An Initial Framework for Prototyping Radio-Interferometric Imaging Pipelines.

.- Scratchy: A Class of Adaptable Architectures with Software-Managed Communication For Edge Streaming Applications.

.- Digital Signal Processing Design for Reconfigurable Systems.

.- Standalone Nested Loop Acceleration on CGRAs for Signal Processing Applications.

.- Improving the Energy Efficiency of CNN Inference on FPGA using Partial Reconfiguration.

.- Optimising Graph Representation for Hardware Implementation of Graph Convolutional Networks for Event-based Vision.

Date de parution :

Ouvrage de 123 p.

15.5x23.5 cm

Disponible chez l'éditeur (délai d'approvisionnement : 15 jours).

52,74 €

Ajouter au panier